Parasitic Substrate Coupling in High Voltage Integrated Circuits

Parasitic Substrate Coupling in High Voltage Integrated Circuits
Author :
Publisher : Springer
Total Pages : 195
Release :
ISBN-10 : 9783319743820
ISBN-13 : 3319743821
Rating : 4/5 (821 Downloads)

Book Synopsis Parasitic Substrate Coupling in High Voltage Integrated Circuits by : Pietro Buccella

Download or read book Parasitic Substrate Coupling in High Voltage Integrated Circuits written by Pietro Buccella and published by Springer. This book was released on 2018-03-14 with total page 195 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection of majority and minority carriers in the substrate is a recurring problem in smart power ICs containing high voltage, high current switching devices besides sensitive control, protection and signal processing circuits. The injection of parasitic charges leads to the activation of substrate bipolar transistors. This book explores how these events can be evaluated for a wide range of circuit topologies. To this purpose, new generalized devices implemented in Verilog-A are used to model the substrate with standard circuit simulators. This approach was able to predict for the first time the activation of a latch-up in real circuits through post-layout SPICE simulation analysis. Discusses substrate modeling and circuit-level simulation of parasitic bipolar device coupling effects in integrated circuits; Includes circuit back-annotation of the parasitic lateral n-p-n and vertical p-n-p bipolar transistors in the substrate; Uses Spice for simulation and characterization of parasitic bipolar transistors, latch-up of the parasitic p-n-p-n structure, and electrostatic discharge (ESD) protection devices; Offers design guidelines to reduce couplings by adding specific protections.


Parasitic Substrate Coupling in High Voltage Integrated Circuits Related Books

Parasitic Substrate Coupling in High Voltage Integrated Circuits
Language: en
Pages: 195
Authors: Pietro Buccella
Categories: Technology & Engineering
Type: BOOK - Published: 2018-03-14 - Publisher: Springer

DOWNLOAD EBOOK

This book introduces a new approach to model and predict substrate parasitic failures in integrated circuits with standard circuit design tools. The injection o
High Voltage Integrated Circuits
Language: en
Pages: 384
Authors: B. Jayant Baliga
Categories: Technology & Engineering
Type: BOOK - Published: 1988 - Publisher: Institute of Electrical & Electronics Engineers(IEEE)

DOWNLOAD EBOOK

Very Good,No Highlights or Markup,all pages are intact.
Substrate Noise Coupling in RFICs
Language: en
Pages: 129
Authors: Ahmed Helmy
Categories: Technology & Engineering
Type: BOOK - Published: 2008-03-23 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

The book reports modeling and simulation techniques for substrate noise coupling effects in RFICs and introduces isolation structures and design guides to mitig
High-Ratio Voltage Conversion in CMOS for Efficient Mains-Connected Standby
Language: en
Pages: 161
Authors: Hans Meyvaert
Categories: Technology & Engineering
Type: BOOK - Published: 2016-05-24 - Publisher: Springer

DOWNLOAD EBOOK

This book describes synergetic innovation opportunities offered by combining the field of power conversion with the field of integrated circuit (IC) design. The
Towards a Modeling Synthesis of Two or Three-Dimensional Circuits Through Substrate Coupling and Interconnections: Noises and Parasites
Language: en
Pages: 225
Authors: Christian Gontrand
Categories: Technology & Engineering
Type: BOOK - Published: 2014-04-21 - Publisher: Bentham Science Publishers

DOWNLOAD EBOOK

The number of transistors in integrated circuits doubles every two years, as stipulated by Moore’s law, and this has been the driving force for the huge devel