The Analysis and Synthesis of a Parallel Sorting Engine

The Analysis and Synthesis of a Parallel Sorting Engine
Author :
Publisher :
Total Pages : 278
Release :
ISBN-10 : OCLC:21172022
ISBN-13 :
Rating : 4/5 ( Downloads)

Book Synopsis The Analysis and Synthesis of a Parallel Sorting Engine by : Byoungchul Ahn

Download or read book The Analysis and Synthesis of a Parallel Sorting Engine written by Byoungchul Ahn and published by . This book was released on 1989 with total page 278 pages. Available in PDF, EPUB and Kindle. Book excerpt: This thesis is concerned with the development of a unique parallel sort-merge system suitable for implementation in VLSI. Two new sorting subsystems, a high performance VLSI sorter and a four-way merger, were also realized during the development process. In addition, the analysis of several existing parallel sorting architectures and algorithms was carried out. Algorithmic time complexity, VLSI processor performance, and chip area requirements for the existing sorting systems were evaluated. The rebound sorting algorithm was determined to be the most efficient among those considered. The rebound sorter algorithm was implemented in hardware as a systolic array with external expansion capability. The second phase of the research involved analyzing several parallel merge algorithms and their buffer management schemes. The dominant considerations for this phase of the research were the achievement of minimum VLSI chip area, design complexity, and logic delay. It was determined that the proposed merger architecture could be implemented in several ways. Selecting the appropriate microarchitecture for the merger, given the constraints of chip area and performance, was the major problem. The tradeoffs associated with this process are outlined. Finally, a pipelined sort-merge system was implemented in VLSI by combining a rebound sorter and a four-way merger on a single chip. The final chip size was 416 mils by 432 mils. Two micron CMOS technology was utilized in this chip realization. An overall throughput rate of 10M bytes/sec was achieved. The prototype system developed is capable of sorting thirty two 2-byte keys during each merge phase. If extended, this system is capable of economically sorting files of 100M bytes or more in size. In order to sort larger files, this design should be incorporated in a disk-based sort-merge system. A simplified disk I/O access model for such a system was studied. In this study the sort-merge system was assumed to be part of a disk controller subsystem.


The Analysis and Synthesis of a Parallel Sorting Engine Related Books

The Analysis and Synthesis of a Parallel Sorting Engine
Language: en
Pages: 278
Authors: Byoungchul Ahn
Categories: Integrated circuits
Type: BOOK - Published: 1989 - Publisher:

DOWNLOAD EBOOK

This thesis is concerned with the development of a unique parallel sort-merge system suitable for implementation in VLSI. Two new sorting subsystems, a high per
Parallel Sorting Algorithms
Language: en
Pages: 244
Authors: Selim G. Akl
Categories: Reference
Type: BOOK - Published: 2014-06-20 - Publisher: Academic Press

DOWNLOAD EBOOK

Parallel Sorting Algorithms explains how to use parallel algorithms to sort a sequence of items on a variety of parallel computers. The book reviews the sorting
An Analysis of Parallel Sorting Algorithms and Techniques
Language: en
Pages: 154
Authors: Kelly Dean Crawford
Categories: Algorithms
Type: BOOK - Published: 1986 - Publisher:

DOWNLOAD EBOOK

Design, Analysis and Evaluation of Parallel Sorting Algorithms for Common-bus Local Networks
Language: en
Pages: 136
Authors: Krishna Prasad Mikkilineni
Categories: Algorithms
Type: BOOK - Published: 1982 - Publisher:

DOWNLOAD EBOOK

Dissertation Abstracts International
Language: en
Pages: 856
Authors:
Categories: Dissertations, Academic
Type: BOOK - Published: 1999 - Publisher:

DOWNLOAD EBOOK